# Helion Technology

# FULL DATASHEET - Fast AES XTS/CBC Core for Xilinx FPGA



## Overview

The Helion Fast AES XTS/CBC core implements the AES "XEX-based Tweaked Codebook with Ciphertext Stealing" cipher mode (abbreviated to XTS) specified in IEEE 1619 to provide Narrow-Block Encryption as part of its Standard for Cryptographic Protection of Data on Block-Oriented Storage Devices. XTS is also specified in IEEE 1619.1 for use in tape storage applications. In addition, and with very little logic cost, it implements the popular AES Cipher Block Chaining (AES-CBC) mode of operation which is also commonly used to provide data security in storage applications.

Within IEEE 1619 storage applications, AES-XTS is used to encrypt data at the disk sector level, where it addresses threats such as copy-and-paste and dictionary attacks whilst allowing the option of parallel processing to enhance performance. AES-XTS encrypts and decrypts data using a "tweak" value derived from the logical position of the block on the disk. This fulfils the fundamental requirements for disk encryption that data can be independently encrypted and decrypted at the sector level as it arrives in arbitrary order, whilst not changing the data size.

#### **Helion Technology Limited**

Ash House, Breckenwood Road, Fulbourn, Cambridge CB21 5DQ, England



## **Functional Description**

The Helion Fast AES XTS/CBC core implements two of the most commonly employed encryption algorithms used for securing data in hard disk and tape storage media applications. The core has a dedicated 32-bit input port which allows the key to be written as either 8, 16 or 32-bit words using individual byte enables. Once the key has been written to the core, the cipher mode and key size are selected by driving the *aes\_cipher\_mode* and *aes\_key\_size* inputs respectively, and key loading finalised by issuing an EXEC\_KEY command on the *aes\_engine\_exec* input.

Once the *aes\_engine\_busy* output indicates the core is ready for the next operation, the *initvect\_block* input is used to load either the XTS mode "tweak" or CBC mode IV value into the core, by issuing an EXEC\_INIT command on the *aes\_engine\_exec* input. Following initialisation, when the *aes\_engine\_busy* output is once again de-asserted, the core is primed and ready for data block processing.

Data for encryption/decryption is input to the core an AES block at a time on the *inputtext\_block* input port, and the resulting ciphertext/plaintext is output from the core on the out*puttext\_block* output port. Data block processing is initiated by issuing an EXEC\_DATA command on the *aes\_engine\_exec* input, with the resulting output data block being valid when the *aes\_engine\_done* output is asserted by the core. Special signalling is required to handle the penultimate and final data blocks where the length of the data being processed is not a block multiple. This is provided by the *last\_block\_enable* and *last\_block\_length* inputs.

#### Logic Utilisation and Performance

Unlike most FPGA core vendors, Helion is both a certified Xilinx AllianceCORE IP provider and Xilinx Alliance Program consultancy. We therefore take great care when implementing our Xilinx cores, and as a result our cores have been designed from the bottom up to be highly optimal in each Xilinx FPGA technology - they are not simply based on a synthesised generic ASIC design.

The Helion Fast AES XTS/CBC core makes use of Xilinx-specific architectural features in order to achieve high performance combined with efficient logic resource utilisation. It is available in versions with standard or fast key initialisation, full encrypt/decrypt or encrypt-only support, and with or without ciphertext-stealing for arbitrary data lengths, for all current Xilinx FPGA technologies. The tables below show typical logic area and performance figures for some popular variants, using standard key initialisation with all-sizes key support:

|                                     | Full Enc/Dec                        |   | Full Enc/Dec<br>without stealing |             | Enc-only               |            |
|-------------------------------------|-------------------------------------|---|----------------------------------|-------------|------------------------|------------|
| technology                          | Virtex4 -11 Virtex5 -3              |   | Virtex4 -11                      | Virtex5 -3  | Virtex4 -11            | Virtex5 -3 |
| logic resource                      | 1594 slices 1147 slice<br>17 RAMB16 | 5 | 1428 slices<br>17 RAMB16         | 1037 slices | 970 slices<br>9 RAMB16 | 626 slices |
| max clock                           | 207 MHz 264 MHz                     |   | 227 MHz                          | 265 MHz     | 234 MHz                | 319 MHz    |
| max throughput<br>(256-bit XTS key) | 2.2 Gbps 2.8 Gbps                   |   | 2.4 Gbps                         | 2.8 Gbps    | 2.4 Gbps               | 3.4 Gbps   |

**Please note:** Area and performance figures are available from Helion on request for other variants and for all device types and speed grades not shown in the tables above.

#### More Information

For more detailed information on this or any of our other products and services, please contact Helion and we will be pleased to discuss how we can assist with your individual requirements.



**Helion Technology Limited** Ash House, Breckenwood Road, Fulbourn, Cambridge CB21 5DQ, England



tel: +44 (0)1223 500 924 email: info@heliontech.com fax: +44 (0)1223 500 923 web: www.heliontech.com

Copyright © 2008- Helion Technology Ltd; All rights reserved. This document contains Proprietary Trade Secrets of Helion Technology Limited; its receipt or possession does not convey any right to reproduce, disclose its contents, or to use its contents to manufacture, use, or sell anything that it may describe without the written authorisation of Helion Technology Limited. The products described in this document are subject to continuous development and all information is supplied strictly "as is" with no warranties implied or expressed and Helion Technology Limited shall not be liable for any loss or damage arising from the use of any information contained in this document.