# Helion Technology

### OVERVIEW DATASHEET - High Performance AES (Rijndael) cores for Actel FPGA



#### Overview

These high performance cores from Helion are intended exclusively for use in Actel FPGA, and implement the AES (Rijndael) encryption standard, as described in the NIST Federal Information Processing Standard (FIPS) Publication 197 document. Specific versions of all the AES cores are available for use in Actel devices featuring embedded RAM; ProASICPlus, Axcelerator, ProASIC3 and the latest Fusion and Igloo technologies.

Designed with ultimate flexibility in mind, the cores offer both encryption and decryption functions, plus they support any or all of the available key-sizes (128/192/256-bit). Helion was the very first company in the world to offer commercial AES solutions in hardware back in 2001, and given this head start, our cores are now extremely well proven in numerous real products. These cores are extremely simple to use, and highly versatile; they can be integrated into any AES design requirement with minimum effort.

#### **Helion Technology Limited**

Ash House, Breckenwood Rd, Fulbourn, Cambridge CB21 5DQ, England.



# The Helion AES core range

### **Functional Description**

The Helion AES cores implement the 128-bit block-size NIST FIPS AES algorithm. The encryptor core accepts a 128-bit plaintext input word, and generates a corresponding 128-bit ciphertext output word using a supplied 128, 192, or 256-bit AES key. The decryptor core provides the reverse function, generating plaintext from supplied ciphertext, using the same AES key as was used for encryption.

The encryption and decryption cores are supplied as standard with hardware roundkey expansion logic included, so that they form a complete stand-alone AES solution, as described above. However, Helion has designed the roundkey expansion logic as a discrete building block; and taking this approach opens up a number of interesting possibilities. For instance, the user can choose to dispense with the hardware roundkey expansion completely, in situations where it is preferable to generate the expanded roundkeys off-line in software, to save both logic resource and power. Or alternatively, roundkey expansion hardware can be shared between multiple encryption/decryption cores, again to lower the required logic real-estate requirements, where this approach is appropriate. These options are unique to Helion; if you would like to learn more about this, or need some background on the AES algorithm and roundkeys, please request our "Full" AES datasheet.

Since AES is being used in so many varied end products, we offer a range of three AES core families, each with different gatecount/speed combinations, so that you can choose the most efficient for your application. We are proud to say that our solutions are class leading in each category.

|                                                                                                                                                                             |                                                                                                                                                                                       | The Helion <b>FAST</b> AES cores go all out for                                 |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|--|--|
|                                                                                                                                                                             | The Helion <b>STANDARD</b><br>AES cores offer the<br>ultimate in gate<br>efficiency, and<br>throughputs in the<br>100 to 400Mbps range.<br>These are the smallest<br>medium data rate | speed, and are usable<br>for data rates up to<br>nearly 2Gbps. These            |  |  |
| The Helion<br><b>TINY</b> AES cores<br>are designed for<br>ultra-low resource<br>requirements, and<br>throughputs up to the<br>25Mbps range. These<br>are the very smallest |                                                                                                                                                                                       | are the fastest and<br>lowest latency<br>solutions available for<br>Actel FPGA. |  |  |
|                                                                                                                                                                             | solutions available for Actel FPGA.                                                                                                                                                   |                                                                                 |  |  |
| solutions available for<br>Actel FPGA.                                                                                                                                      |                                                                                                                                                                                       |                                                                                 |  |  |

### Core Choice

The choice of core family is very application specific, driven mainly by the data throughput required, and also by the space available in the target FPGA.

The Helion **TINY** AES core is an ideal solution when your data throughput requirements fall below 25Mbps, and your application is highly sensitive to resource utilisation; perfect for high volume consumer applications.

For higher data rates, the Helion **STANDARD** AES core suits a large number of modern applications, where it offers higher throughput capabilities in the hundreds of Mbps region, coupled with the advantage of its incredibly small size.

However, if your application data rate is measured in low Gbps, the Helion **FAST** AES cores offer a combination of low latency and high throughput; ideal for situations which make use of feedback modes at higher data rates.

And if this still is not enough throughput for your application, multiple instances of the Fast core may be used in some circumstances to take the data rate as high as you like; we are happy to discuss this approach if you feel it might be appropriate for your application.

The following pages cover our most popular solutions, the STANDARD and FAST cores, in some more detail. If you are more interested in the Helion TINY AES core, please contact Helion for HELION specific literature.



# The Helion STANDARD AES cores

The Helion STANDARD AES cores have been carefully designed to require the absolute minimum of logic resource, whilst still maintaining high data throughput capabilities, squarely within the most widely used 200 to 400Mbps band.

The implementation approach taken was to split the 128-bit AES data block into four 32-bit words; each AES round then takes four master clock cycles to process, and all the interfaces (plaintext, ciphertext and key) are a manageable 32-bit width.

The interface provided is very straightforward, and will integrate into any existing system with ease. The core interface signal timing has been designed so that plaintext, ciphertext and AES key ports will talk seamlessly with registers, Actel embedded RAM, or FIFOs. Once started, the Helion core handles all of the data and key word access timing without any further user intervention.

Example performance and logic utilisation figures are shown below, targeting Actel ProASIC3 and Axcelerator devices. Obviously, different device families will yield correspondingly different results; we would be pleased to provide details specific to your own applications on request.

If you would like additional information on the Helion STANDARD AES cores, we have a much more detailed datasheet available. This includes specific core interfacing information, additional performance and utilisation figures including decryption, plus some essential background information. If this sounds of interest, we are more than happy to email this out on request.

# The Helion FAST AES cores

The Helion FAST AES cores have been carefully designed to achieve the ultimate in data throughput, along with minimum latency. This makes them ideal for applications requiring data rates in the region 500Mbps to 2 Gbps, and where feedback is necessary, for example in many of the common Block Cipher modes.

The implementation approach taken was to handle the 128-bit AES data block in one go; each AES round then takes just one master clock cycle to process, and all the interfaces (plaintext, ciphertext and key) are 128-bits wide, which is ideal where high performance is required. Of course, if you do need to interface with narrower data widths in your system, then the additional logic required is trivial.

The interface to the core has been designed to be extremely simple to use, and will integrate seamlessly into any kind of system. The plaintext, ciphertext, and AES keys may be stored in registers, Actel embedded RAM, or FIFOs, and the core can be used with the absolute minimum of effort and additional logic.

Example performance and logic utilisation figures are shown below, targeting Actel ProASIC3 and Axcelerator devices. Obviously, different device families will yield different performance results; we would be pleased to provide details specific to your own applications on request.

If you would like additional details on the Helion FAST AES cores, we have a much more detailed datasheet available. This includes specific core interfacing information, additional performance and utilisation figures including those for the option to expand roundkeys off-line, plus some essential background information. If this sounds of interest, we are more than happy to email this out on request.

### Standard and Fast AES core performance and resource requirements

|                                             | ——— Standard encryptor ———                   |                                              | — Standard encryptor/decryptor —             |                                              | ——— Fast encryptor ———                       |                                              |  |
|---------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|--|
| options                                     | hardware roundkey<br>expansion (128-bit key) |  |
| technology                                  | Actel<br>ProASIC3 (-2)                       | Actel<br>Axcelerator (-2)                    | Actel<br>ProASIC3 (-2)                       | Actel<br>Axcelerator (-2)                    | Actel<br>ProASIC3 (-2)                       | Actel<br>Axcelerator (-2)                    |  |
| typical % utilisation                       | test device = A3P250-2<br>22% utilised       | test device = AX500<br>15% utilised          | test device = A3P250-2<br>34% utilised       | test device = AX500<br>25% utilised          | test device = A3PE600-2<br>15% utilised      | test device = AX1000<br>10% utilised         |  |
| typical core logic resource                 | 1326 tiles<br>3 RAMs                         | 578 C-cells<br>603 R-cells<br>6 RAMs         | 2082 tiles<br>6 RAMs                         | 1047 C-cells<br>916 R-cells<br>11 RAMs       | 2003 tiles<br>10 RAMs                        | 1116 C-cells<br>651 R-cells<br>20 RAMs       |  |
| max master clock                            | >132MHz                                      | >120MHz                                      | >100MHz                                      | >97MHz                                       | >96MHz                                       | >123MHz                                      |  |
| max data rate<br>128-bit key-size, ECB mode | >350Mbps                                     | >320Mbps                                     | >260Mbps                                     | >250Mbps                                     | >1110Mbps                                    | >1430Mbps                                    |  |

For our figures above, we have targeted our most popular core combinations at the most popular target devices. Please feel free to contact us for figures specific to your target application.



### Ordering Information

Before ordering it is necessary to decide which of our range of AES cores will best fit your application. Decide between the TINY, STANDARD and FAST families, according to data throughput required and logic resource available. Then, determine whether you require encryption cores, decryption cores, or both; this will be determined by your application, as well as the block cipher mode you are planning to use. And finally, decide if you require the Roundkey expansion to be handled by the hardware, and if so, which AES keysizes you would like to use.

If some of these choices are unclear, or you would just like to go over the options, we are always happy to discuss the alternatives and suggest the most viable solutions. More information is also available in our family specific AES datasheets, which are available on request.

| Base core family | encrypt<br>only | decrypt<br>only | encrypt & decrypt | hardware<br>roundkey expansion | offline<br>roundkey expansion | 128-bit<br>keys | 192-bit<br>keys | 256-bit<br>keys |
|------------------|-----------------|-----------------|-------------------|--------------------------------|-------------------------------|-----------------|-----------------|-----------------|
| ΤΙΝΥ             | $\checkmark$    | $\checkmark$    | $\checkmark$      | $\checkmark$                   | $\checkmark$                  | $\checkmark$    | $\checkmark$    | $\checkmark$    |
| STANDARD         | $\checkmark$    | $\checkmark$    | $\checkmark$      | $\checkmark$                   | $\checkmark$                  | $\checkmark$    | $\checkmark$    | $\checkmark$    |
| FAST             | $\checkmark$    | $\checkmark$    | $\checkmark$      | $\checkmark$                   | $\checkmark$                  | $\checkmark$    | $\checkmark$    | $\checkmark$    |

### About Helion

Helion is a small well established British company based in Cambridge, England, offering a range of product-proven Data Security silicon IP cores backed up by our highly experienced and professional design service capabilities.

Although we specialise in providing the highest performance data encryption and authentication IP, our interest does not stop there. Unlike broadline IP vendors who try to supply a very diverse range of solutions, being specialists we can offer much more than just the IP core.

For instance, we are pleased to be able to supply up-front expert advice on any security applications which might take advantage of our technology. Many of our customers are adding data security into their existing systems for the first time, and are looking for a little assistance with how best to achieve this. We are pleased to help with suitable advice and support where necessary, and pride ourselves in our highly personal approach.

In addition, our Design Services team have an impressive track record in the development of real security products for our customers; we are proud to have been involved in the design of numerous highly acclaimed security products. This knowledge and experience is fed back into our IP cores, to ensure that they are easy to integrate into real systems, and perform appropriately for real engineering applications.

Helion also has a long history in high-end FPGA design, and we therefore take our FPGA implementations very seriously indeed. Our cores have been designed from the ground up to be highly optimal in Actel FPGA technology; they are not simply based on a synthesised generic ASIC design like much of the competition.

The Helion AES cores make use of Actel-specific architectural features; in fact in many cases we build-up custom internal logic structures by hand, in order to achieve the very highest performance and most efficient logic resource utilisation. The benefits of this dedicated approach can be clearly demonstrated by direct comparison between Helion AES cores and the equivalents from other vendors.

### More information

For more detailed information on this or any of our other products and services, please contact Helion and we will be pleased to discuss how we can assist with your individual requirements.



Helion is very proud to be a founder member of Actel's CompanionCore IP providers program, and aim to ensure that users of Actel technology have easy access to the very highest quality security solutions

#### Helion Technology Limited



